
XRT86VX38
II
REV. 1.0.3 8-CHANNEL T1/E1/J1 FRAMER/LIU COMBO - T1 REGISTER DESCRIPTION
Table 59:: Loopback Code Control Register - Code 4 (LCCR4) Hex Address: 0xN149 ......................... 75
Table 60:: Receive Loopback Activation Code Register - Code 4 (RLACR4) Hex Address: 0xN14A .................. 76
Table 61:: Receive Loopback Deactivation Code Register - Code 4 (RLDCR4) Hex Address: 0xN14B .................... 76
Table 62:: Loopback Code Control Register - Code 5 (LCCR5) Hex Address: 0xN14C ........................77
Table 63:: Receive Loopback Activation Code Register - Code 5 (RLACR5) Hex Address: 0xN14D .................. 78
Table 64:: Receive Loopback Deactivation Code Register - Code 5 (RLDCR5) Hex Address: 0xN14E .................... 78
Table 65:: Loopback Code Control Register - Code 6 (LCCR6) Hex Address: 0xN14F ........................79
Table 66:: Receive Loopback Activation Code Register - Code 6 (RLACR6) Hex Address: 0xN150 .................. 80
Table 67:: Receive Loopback Deactivation Code Register - Code 6 (RLDCR6) Hex Address: 0xN151 ..................... 80
Table 68:: Data Link Control Register (DLCR3) Hex Address: 0xN153 .................81
Table 69:: Transmit Data Link Byte Count Register (TDLBCR3) Hex Address: 0xN154 ................... 83
Table 70:: Receive Data Link Byte Count Register (RDLBCR3) Hex Address: 0xN155 .................84
Table 71:: Loopback Code Control Register - Code 7 (LCCR7) Hex Address: 0xN156 ......................... 85
Table 72:: Receive Loopback Activation Code Register - Code 7 (RLACR7) Hex Address: 0xN157 .................. 86
Table 73:: Receive Loopback Deactivation Code Register - Code 7 (RLDCR7) Hex Address: 0xN158 ..................... 86
Table 74:: BERT Control Register (BCR) Hex Address: 0xN163 ...............87
Table 75:: T1 SSM Messages .........................................................................................................................................88
Table 76:: SSM BOC Control Register (BOCCR 0xN170h) ............................................................................................89
Table 77:: SSM Receive FDL Register (RFDLR 0xN171h) .............................................................................................90
Table 78:: SSM Receive FDL Match 1 Register (RFDLMR1 0xN172h) ..........................................................................91
Table 79:: SSM Receive FDL Match 2 Register (RFDLMR2 0xN173h) ..........................................................................91
Table 80:: SSM Receive FDL Match 3 Register (RFDLMR3 0xN174h) ..........................................................................91
Table 81:: SSM Transmit FDL Register (TFDLR 0xN175h) ............................................................................................92
Table 82:: SSM Transmit Byte Count Register (TBCR 0xN176h) ...................................................................................92
Table 83:: Receive DS-0 Monitor Registers (RDS0MR) Hex Address:
0xN160 to 0xN16F (not including 0xN163) and 0xN1C0 to 0xN1D0 ................................................................93
Table 84:: Transmit DS-0 Monitor Registers (TDS0MR) Hex Address: 0xN1D1 to 0xN1F0 .......................................93
Table 85:: Device ID Register (DEVID) Hex Address: 0x01FE ...........94
Table 86:: Revision ID Register (REVID) Hex Address: 0x01FF ...........94
Table 87:: Transmit Channel Control Register 0-23 (TCCR 0-23) Hex Address: 0xN300 to 0xN317 ................... 95
Table 88:: Transmit User Code Register 0-23 (TUCR 0-23) Hex Address: 0xN320 to 0xN337 ...............97
Table 89:: Transmit Signaling Control Register 0-23 (TSCR 0-23) Hex Address: 0xN340 to 0xN357 ...................... 98
Table 90:: Receive Channel Control Register 0-23 (RCCR 0-23) Hex Address: 0xN360 to 0xN377 ................100
Table 91:: Receive User Code Register 0-23 (RUCR 0-23) Hex Address: 0xN380 to 0xN397 ...........102
Table 92:: Receive Signaling Control Register 0-23 (RSCR 0-23) Hex Address: 0xN3A0 to 0xN3B7 .................103
Table 93:: Receive Substitution Signaling Register 0-23 (RSSR 0-23) Hex Address: 0xN3C0 to 0xN3D7 ...............105
Table 94:: Receive Signaling Array Register 0 to 23 (RSAR 0-23) Hex Address: 0xN500 to 0xN517 ................106
Table 95:: LAPD Buffer 0 Control Register (LAPDBCR0) Hex Address: 0xN600 .................................107
Table 96:: LAPD Buffer 1 Control Register (LAPDBCR1) Hex Address: 0xN700 ...................................107
Table 97:: PMON Receive Line Code Violation Counter MSB (RLCVCU) Hex Address: 0xN900 ..............108
Table 98:: PMON Receive Line Code Violation Counter LSB (RLCVCL) Hex Address: 0xN901 ..............108
Table 99:: PMON Receive Framing Alignment Bit Error Counter MSB (RFAECU) Hex Address: 0xN902 .................109
Table 100:: PMON Receive Framing Alignment Bit Error Counter LSB (RFAECL) Hex Address: 0xN903 ...............109
Table 101:: PMON Receive Severely Errored Frame Counter (RSEFC) Hex Address: 0xN904 .............. 110
Table 102:: PMON Receive CRC-6 BIT Error Counter - MSB (RSBBECU) Hex Address: 0xN905 ............. 111
Table 103:: PMON Receive CRC-6 Bit Error Counter - LSB (RSBBECL) Hex Address: 0xN906 ............111
Table 104:: PMON Receive Slip Counter (RSC) Hex Address: 0xN909 ..........112
Table 105:: PMON Receive Loss of Frame Counter (RLFC) Hex Address: 0xN90A ...........112
Table 106:: PMON Receive Change of Frame Alignment Counter (RCFAC) Hex Address: 0xN90B ........... 112
Table 107:: PMON LAPD1 Frame Check Sequence Error Counter 1 (LFCSEC1) Hex Address: 0xN90C ............. 113
Table 108:: PRBS Bit Error Counter MSB (PBECU) Hex Address: 0xN90D .............113
Table 109:: PRBS Bit Error Counter LSB (PBECL) Hex Address: 0xN90E .............113
Table 110:: Transmit Slip Counter (TSC) Hex Address: 0xN90F ..........114
Table 111:: Excessive Zero Violation Counter MSB (EZVCU) Hex Address: 0xN910 ............114
Table 112:: Excessive Zero Violation Counter LSB (EZVCL) Hex Address: 0xN911 ............. 114
Table 113:: PMON LAPD2 Frame Check Sequence Error Counter 2 (LFCSEC2) Hex Address: 0xN91C ............. 115
Table 114:: PMON LAPD2 Frame Check Sequence Error Counter 3 (LFCSEC3) Hex Address: 0xN92C ............. 115
Table 115:: Block Interrupt Status Register (BISR) Hex Address: 0xNB00 ................116
Table 116:: Block Interrupt Enable Register (BIER) Hex Address: 0xNB01 ...............118
Table 117:: Alarm & Error Interrupt Status Register (AEISR) Hex Address: 0xNB02 ................120